# Theoretical Study and Analysis for EEPROM Memory Cell Characters

# 翁銘隆、陳勝利;陳勛祥

### E-mail: 9121438@mail.dyu.edu.tw

### ABSTRACT

Abstract Although EEPROM has larger memory size, its reliability and endurance characteristics are better than other non-volatile memories, such as FLASH-EPROM products. Consequently, many applications still use it, such as IC cards, smart cards and phone cards, and so on. Generally speaking, there are some important technologies needed to consider during EEPROM products development, especially in memory cell, For the research of EEPROM memory cell, we focus on the threshold voltage shift due to programming or erasing operation, data retention, and data endurance. The non-volatile memory devices have the capability to store the information. The data storage is mainly determined by the charges on the floating gate. Such that if the change of charge on the floating gate can be accurate to predict, then the shifting of device threshold voltage and the data storage or not can be discriminated. Therefore, in this study, we will investigate the threshold voltage alteration during the programming and erasing operation of EEPROM memory.

Keywords : Volatile Memory ; Nonvolatile Memory ; Threshold Voltage ; Erase ; Write

#### Table of Contents

| Contents Chinese Abstract                                                | iv English Abstract                   |              |
|--------------------------------------------------------------------------|---------------------------------------|--------------|
| v Acknowledgement                                                        | vi Contents                           |              |
| vii Figure Lists                                                         | ix                                    | Table Lists  |
| xi Chapter 1.                                                            | Introduction to EEPROM Technology     | 1 1.1 EEPROM |
| Background                                                               | 1 1.2 Fowler-Nordheim (F-N) Tunneling | 1 1.3        |
| Operation of Device                                                      |                                       | 4            |
| 2.1 Calculation of Tunnel Current                                        | 4 2.2 Calculation of Coupling Ration  | 4 2.3        |
| Calculation of Vtun(t)                                                   |                                       | 9 Chapter    |
| 3. Experimental Results and Comparison with The Device Model             |                                       |              |
| 11 3.1 Description of Device Process Flow                                | 11 3.2 Experimental Results           |              |
| 13 Chapter 4. EEPROM Memory Reliability14 4.1 Hot Carrier Effect         |                                       |              |
| 14 4.2 Breakdown Lifetime Evaluation15 4.3 Endurance Cycling Test        |                                       |              |
| 16 4.4 Data Retention / High Temperature Storage17 Chapter 5. Conclusion |                                       |              |
| 18 References                                                            | 19                                    |              |

#### REFERENCES

Reference [1] A. Modeli, and B. Ricco, "Electric Field and Current Dependence of SiO2 Intrinsic Breakdown," in IEDM, pp148, 1984.
[2] M. Lenzlinger, and E. H. Snow, "Fowler-Nordheim tunneling into thermally grown SiO2." in J. Appl. Phys, vol. 40, pp278, 1969.
[3] P. I. Suciu, B. P. Cox, D. D. Rinerson, and S. F. Cagnina, "Cell Model for EEPROM floating-gate memories," in IEDM Tech. Dig, pp737, 1982.

[4] A. Kolodny, S. T. K. Nieh, B. Eitan, and J. Shappir, "Analysis and Modeling of Floating — Gate EEPROM Technology," in IEEE Transactions on Electron Device, June 1986.

[5]C. Hu, "Thin Oxide Reliability," in International Electron Devices Meeting Technical Digest, 1985.

[6]W. S. Johnson, G. Perlegos, A. Renninger, G. Kuhn, and T. R. Ranganath, "A 16Kb Electrically Erasable Nonvolatile Memory," in IEEE International Solid-State Circuits Conference Digest of Technical Papers, 1980.

[7]B. Euzent, N. Boruta, J. Lee, and C. Jenq, "Reliability Aspects of a Floating Gate EEPROM," in Proceedings of the International Reliability Physics Symposium, 1981.

[8]K. Naruke, S. Taguchi, and M. Wada, "Stress Induced Leakage Current Limiting to Scale Down EEPROM Tunnel Oxide Thickness," in International Electron Devices Meeting Technical Digest, 1988.