# A Study of Characterization and Analysis in P-Channel Flash Memory Devices ## 曾德彰、陳勝利 E-mail: 8804784@mail.dyu.edu.tw #### **ABSTRACT** Abstract The flash memory is a better choice than others in the nonvolatile memory market, therefore, it will be much valuable for us to investigate its characteristics, and there are lots of researches about it. Recently, the research of flash memory, the focus is always concentrated on the threshold voltage shift due to programming or erasing operation, data retention time, data endurance, programming efficiency, erasing speed, and so on. This benifits higher device reliability, speed, and integrity. The nonvolatile memory devices have the capability to store the informations. The most used programming method is F-N tunneling scheme or channel-hot-electron(CHE) scheme overcoming the floating gate barrier. It is very convenient for N-channel flash memory to program by positive gate bias. So that P-channel flash memory is less attracted to researchers. The data storage is mainly determined by the charges on the floating gate. Such that if the change of charge on the floating gate can be accurate to predict, then the shifting of devices threshold voltage and the data storage or not can be discriminated. Therefore in this thesis, we will investigate the threshold voltage alteration during the programming and erasing operation of the submicron P-channel flash memory. And, a comparison in both types is also maded. In this submicronmeter P-channel flash memory devices, the programming model, which is called Channel-Hot-Hole-Induced-Hot-Electron Current Model, to simulate the charge injection in the flash memory is used. For erasing operation, a well-known model, Fowler-Nordheim Electron Tunneling Model, will be used during theoretical simulation. Keywords: Flash Memory; P-channel; program; erase; threshold voltage; F-N tunneling; impact ionization ### Table of Contents | 目 錄 封面內頁 簽名頁 授權書 | iii 中文摘要 | | |------------------------------|--------------------------------------|-----------------| | v 英文摘要 | vi 誌謝 | | | | ix圖目錄 | | | 表目錄 | xii 第一章 緒論 | 1 第二章 | | 注入模型的建立5 2.1 | 元件操作模式 2.2 幸運熱電子注入模型 2.3 撞擊游離化 | 模型 2.4 福勒-諾德漢電子 | | 穿隧模型 第三章 可靠性與載子效應 | 18 3.1 可靠性問題對快閃記憶體特 | 持性的影響 3.2 閘極擾動 | | (Gate Disturb)可靠性的影響 3.3 汲極擾 | 動(Drain Disturb)可靠性的影響 3.4 讀取擾動(Read | Disturb) 可靠性的影響 | | 3.5 過度抹除(Overerase)可靠性的影響: | 3.6 耐久度(Endurance)可靠性的影響 第四章 元件製程 | 呈與量測 | | 28 4.1 快閃記憶體元件製作 4.2 | 2 量測過程 4.3 寫入與抹除 4.4 臨限電壓的量測 第五章 🗄 | 量測結果與討論 | | 38 5.1 量測結果分析 | 5.2 寫入效率模擬 5.3 臨限電壓量測結果 5.4 結果討論 🤋 | 第六章 結論 | | 46 參考文獻 | 47 附錄 | | #### **REFERENCES** - 參考文獻[1] D. Cioaca, T. Lin, A. Chan, and A. Mihnea, "A million cycle CMOS 256K EEPROM," IEEE J. Solid-State Circuits, vol.SC-22, pp. 684-692, Oct. 1987. - [2] W. S. Johnson, G. L. Kuh, A. L. Renniger, and G. Perlegos, "16-K EE-PROM relies on tunneling for byte-erasing program storage." Electronics, pp. 113-117, Feb. 1980 [3] E. M. Lucero, N. Challa, and J. Fields, "A 16 kbit smart 5V-only EEPROM with redundancy," IEEE J. Solid-State Circuits, vol.SC-18, pp. 539-544, Oct. 1983. - [4] Z.A. Weinberg, "On Tunneling In metal-oxide-silicon structure," J.Appl.Phys.,vol.53,pp.50~52,1982. - [5] C. Hu, "Lucky-electron modeling of channel hot electron emission," IEDM Tech. Dig., pp. 22-25, 1979. - [6] S. Tam, P. K. Ko, and C. Hu, "Lucky-electron model of channel hot-electron injection," IEEE Trans. Electron Devices, vol. ED-31, pp. 1116~1125,1984. - [7] M.J. Chen, K. C. Chao and C. H. Chen, "New observation and the modeling of gate and drain currents in off-state P-MOSFET's," IEEE Trans. Electron Device Lett., vol. 41, pp. 734~739, May, 1994. - [8] K. Hasnat, C.-F. Yeap, S. Jallepalli, W.-K. Shih, S. A. Hareland, V. M. Agostinelli, A. F. Tasch, C. M. Maziar, "A Pseudo-Lucky Electron Model for Electron Gate Current in Submicron NMOSFET's," IEEE Trans. Electron Devices, vol. 43, pp.1264-1273, 1996. - [9] H. J. Peifer, B. Meinerzhagen, R. Thoma, and W. L. Engl, "Evaluation of Impact Ionization Modeling in The Framework of Hydrodynamic Equations," IEEE IEDM, vol. 91, pp.131~134, 1991. - [10] K. R. Hofmann, C. Werner, W. Weber, and G. Dorda, "Hot-electron and hole-emission effects in short n-channel MOSFET's," IEEE Trans. Electron Devices, vol. ED-32, pp. 691, 1985. - [11] P. K. Ko, R. S. Muller, and C. Hu, "A unified model for hot-electron currents in MOSFETs," IEDM Tech. Dig., pp. 600-603, 1981. - [12] N. Goldsman and J. Frey, "Electron energy distribution for calculation of gate current in MOSFETS," Solid-State Electron., vol. 31, pp. 1089~1093, 1988. - [13] T. Urai, J. Fery, Z. Z. Peng, and N. Goldsman, "Simulation of EPROM programming characteristics," Electron. Lett., vol. 26, pp. 716~780, 1990. - [14] S. Tam, F-C. Hsu, C. Hu, R. S. Muller, and P. K. Ko, "Hot-electron currents in very short channel MOSFET's," IEEE Electron Device Lett., vol. EDL-4, pp.7~11, 1983. - [15] James E. Chung, Min-Chie Jeng, James E. Moon, Ping-Keung Ko, and Chenming Hu, "Low-voltage hot electron currents and degradation in deep-submicrometer MOSFET's," IEEE Trans. Electron Devices, ED-37, pp.1651-1656, 1990. - [16] C. Fiegna, F. Venturi, M. melanotte, E. Sangiorgi, B. Ricco, "Simple and efficient modeling of EPROM writing", IEEE Trans. Electron Devices, ED-38, p.603~608, 1991. - [17] C. Jacoboni and L. Reggiani, "The Monte Carlo method for the solution of charge transport in semiconductors with applications to covalent materials," Rev. Mod. Phys., vol. 55, pp. 645-705, July 1983 [18] A. M. Vasilyev, An Introduction to Statistical Physics. Moscow, USSR: MIR, 1983. - [19] K. Bl tekjaer, "Transport equations for electrons in two-valley semiconductors," IEEE Trans. Electron Devices, vol. ED-17, pp. 38-47, 1970. - [20] Two-dimensional device simulation program TMA MEDICI, TMA user menual, 1997