## Analysis of PCB Trace Layout Effect on the EMI Crosstalk

# 白尉廷、林漢年

E-mail: 9419723@mail.dyu.edu.tw

#### **ABSTRACT**

The rise time of signals in PCB (Printed Circuit Board) circuit become shorter, and high speed transmission and high density packing have become the trend of PCB development. Therefore the noise affects transmission loss which increases to error action on a PCB circuit under high frequency operation. One of the most common noise sources in PCB system is the crosstalk noise. The source occurs on parasitic mutual capacitance in conjunction with mutu alinductance between adjacent conductors. The problem become more as we increase the density of PCB trace layout. One advantage of a well-designed signal system is that it can provide protection against unwanted interference and emissions, without any additional per-unit cost to the product. The only cost is the study time to design a PCB layout frame. Therefore we require considerable engineering time to eliminate the factor and reduce testing and debugging in the later development. In this thesis, the 3W and 20H are the regular PCB layout rule to confer the with optimum layout frame. In the finite PCB layout area, we add a grounded guard trace to reduce the emission coupling of the crosstalk. Several types of layout module for reducing the products cost and layout area of PCBs. The experiment uses the vector network analyzer to measure the crosstalk and IE3D numerical simulations to compare with the accuracy of the measured results. It can offer the best choice for the PCB layout style, to carry out the related testing procedure for reducing the unwanted EMI effects.

Keywords: 3W、20H、PCB Layout、Crosstalk、Grounded Guard Trace

#### Table of Contents

| 封面內頁 簽名頁 授權書............................... | .iii 中文摘要.............      |
|---------------------------------------------|-----------------------------|
| iv 英文摘要                                     | v 誌謝                        |
| vi 目錄                                       | ..........vii 圖目錄...        |
|                                             | xii 第                       |
| 一章 序論11.1前言                                 |                             |
| 1 1.2 研究動機                                  | 文提要................         |
| 2 第二章 基本理論                                  | . 4 2.1 互容互感原理              |
| 4 2.2 傳輸線方程式                                | 11 2.3 20H-Rule             |
|                                             | 20 第三章 實驗環境設定               |
|                                             | 23 3.2 測試                   |
| 基板之型態                                       |                             |
| 26 3.4 量測環境的架設                              | 效值模擬                        |
| 33 第四章 量測與模擬結果分析                            | . 36 4.1 3-W與20-H Rule量測與模擬 |
|                                             | 量之影響................        |
| 38 4.3 接地防護導線的寬度變化對S41輻射耦合量之影 響             |                             |
| 38 4.4 縮小接地導體面的面積(10H至5H)並改變接地防 護導線的位置對S4   | 1輻射耦合量之影響                   |
| . 39 第五章 結論                                 | 獻                           |
| 63                                          |                             |

### **REFERENCES**

- [1] Mark I. Montrose, "Printed Circuit Boards Design Techniques for EMC Compliance", pp.214-218, John Wiley, New York 2000.
- [2]C. R. Paul, "Estimation of crosstalk in three-conductor transmission lines," IEEE Trans. On EMC, vol. EMC-26, no. 4, pp.182-192,Nov. 1984.
- [3] Clayton R. Paul, "Introduction to Electromagnetic Compatibility.", Wiley Series in Microwave and Optical Engineering Kai Chang, Series Editor, 1992.
- [4] Clayton R. Paul, "Modeling Electromagnetic Interference Properties of Printed Circuit Boards.," IBM J. Res. Develop. Vol. 33 No.1,pp. 33-50, January, 1989.

- [5]T.C.Edwards, Foundations for Microstrip Enginnering, John Wiley, New York, 1981.
- [6] Hwan W .Shin, Todd H .Hubing " 20-H Rule Modeling and Measure -ments", IEEE 0-7803-6569-0/01 pp.939-942,2001.
- [7]Li Zhi, "Application of Guard Traces with Vias in the RF PCB Lay -out", IEEE Trans. On EMC, Aug.2002.
- [8] Johnson, Howard W. "High-Speed Digital Design", pp.11-27, New Jersey Prentice-Hall, 1993.
- [9] Montrose, Mark I. " EMC and the Printed Circuit Boards", pp.210-213, John Wiley, New York 1998.
- [10] Hall, Stephen H. " High-Speed Digital System Design", John Wile -y, New York 2000.
- [11]Yu-Sheng Shen, "Measurement and Analysis of Grounding Techn -ique on Print Circuit Board High-Speed Digital System Design", pp4,1-4,pp3,3-5,Department of Electronic Engineering, I-Shou University,2002.
- [12]D. A. Hill, K. H. Cavcey, and R. T. Johnk, "Crosstalk between microstrip transmission lines", IEEE Trans. Electromabn. Compat. Vol.36,No.4,Nov 1994.
- [13]E. J. Park, B. H. Lee, and W. J. Yang, "Nonuniformity of Coupled Data Transmission Line Profile to Reduce Crosstalk", IEEE International Symposium on, Vol.1,2-6 Aug 1999.
- [14]Lin Lu, Ungvichian V, "Crosstalk Versus Interline Space in Ultra High Speed Digital PCBs", IEEE International Symposium on, Vol.2,24-28 Aug 1998.
- [15]Li Shufang, Sun Fuxun, "Simulation for Crosstalk in Coupled Microstrip Transmission Lines", Asia Pacific on Environmental Electromagnetics CEMM '2003, Nov.4-7,2003.
- [16] Dauid M. Pozar, "Microwave Enginnering", 2nded, John Wiley & Sons, 1998.
- [17] Sergio Pignari, "Statistical Estimates of crosstalk in three conductor transmission lines", IEEE 0-7803-7264-6/02 pp.877-822,2002.
- [18] Mark I. Montrose, "Analysis on the Effectiveness of the 20-H Rule for Printed-Circuit-Board Layout to Reduce Edge-Radiated Coupling", IEEE Trans. Electromabn. Compat.Vol.47,No.2,May 2005.
- [19] David K Cheng, "Fundamentals of Engineering Electromagnetics", Addison-Wesley, 1993.
- [20]C. R.Paul, "Analysis of Multiconductor Transmission Lines", John Wiley, 1994.